From: Ye Li Date: Thu, 13 Apr 2017 03:40:46 +0000 (+0800) Subject: MLK-14689 mx7ulp: Workaround APLL PFD2 to 345.6Mhz X-Git-Tag: rel_imx_4.9.88_2.0.0_ga~603 X-Git-Url: https://git.somdevices.com/?a=commitdiff_plain;h=e72f766c98a3df9b620feb51484e33c7d50bed3c;p=u-boot.git MLK-14689 mx7ulp: Workaround APLL PFD2 to 345.6Mhz The GPU uses APLL PFD2 as its clock parent (483.84Mhz) with divider set to 1. This frequecy is out of ULP A0 spec. The MAX rate for GPU is 350Mhz. So we simply configure the APLL PFD2 to 345.6Mhz (FRAC=28) to workaround the problem. The correct fix should let GPU handle the clock rate in kernel. Signed-off-by: Ye Li (cherry picked from commit e931d534fd68e0e639082766de17a20e705fd908) --- diff --git a/arch/arm/cpu/armv7/mx7ulp/clock.c b/arch/arm/cpu/armv7/mx7ulp/clock.c index d0453d357b..4db35e7c7c 100644 --- a/arch/arm/cpu/armv7/mx7ulp/clock.c +++ b/arch/arm/cpu/armv7/mx7ulp/clock.c @@ -302,9 +302,9 @@ void clock_init(void) scg_a7_soscdiv_init(); - /* APLL PFD1 = 270Mhz, PFD2=480Mhz, PFD3=800Mhz */ + /* APLL PFD1 = 270Mhz, PFD2=345.6Mhz, PFD3=800Mhz */ scg_enable_pll_pfd(SCG_APLL_PFD1_CLK, 35); - scg_enable_pll_pfd(SCG_APLL_PFD2_CLK, 20); + scg_enable_pll_pfd(SCG_APLL_PFD2_CLK, 28); scg_enable_pll_pfd(SCG_APLL_PFD3_CLK, 12); init_clk_lpuart();