clk: davinci: Add platform information for TI DM644x PLL
authorDavid Lechner <david@lechnology.com>
Fri, 16 Mar 2018 02:52:23 +0000 (21:52 -0500)
committerStephen Boyd <sboyd@kernel.org>
Tue, 20 Mar 2018 17:16:26 +0000 (10:16 -0700)
This adds platform-specific declarations for the PLL clocks on TI
DM644x based systems.

Signed-off-by: David Lechner <david@lechnology.com>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/davinci/Makefile
drivers/clk/davinci/pll-dm644x.c [new file with mode: 0644]
drivers/clk/davinci/pll.c
drivers/clk/davinci/pll.h

index 353aa02..59d8ab6 100644 (file)
@@ -6,4 +6,5 @@ obj-$(CONFIG_ARCH_DAVINCI_DA830)        += pll-da830.o
 obj-$(CONFIG_ARCH_DAVINCI_DA850)       += pll-da850.o
 obj-$(CONFIG_ARCH_DAVINCI_DM355)       += pll-dm355.o
 obj-$(CONFIG_ARCH_DAVINCI_DM365)       += pll-dm365.o
+obj-$(CONFIG_ARCH_DAVINCI_DM644x)      += pll-dm644x.o
 endif
diff --git a/drivers/clk/davinci/pll-dm644x.c b/drivers/clk/davinci/pll-dm644x.c
new file mode 100644 (file)
index 0000000..69bf785
--- /dev/null
@@ -0,0 +1,80 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * PLL clock descriptions for TI DM644X
+ *
+ * Copyright (C) 2018 David Lechner <david@lechnology.com>
+ */
+
+#include <linux/bitops.h>
+#include <linux/clkdev.h>
+#include <linux/init.h>
+#include <linux/types.h>
+
+#include "pll.h"
+
+static const struct davinci_pll_clk_info dm644x_pll1_info = {
+       .name = "pll1",
+       .pllm_mask = GENMASK(4, 0),
+       .pllm_min = 1,
+       .pllm_max = 32,
+       .pllout_min_rate = 400000000,
+       .pllout_max_rate = 600000000, /* 810MHz @ 1.3V, -810 only */
+       .flags = PLL_HAS_CLKMODE | PLL_HAS_POSTDIV,
+};
+
+SYSCLK(1, pll1_sysclk1, pll1_pllen, 4, SYSCLK_FIXED_DIV);
+SYSCLK(2, pll1_sysclk2, pll1_pllen, 4, SYSCLK_FIXED_DIV);
+SYSCLK(3, pll1_sysclk3, pll1_pllen, 4, SYSCLK_FIXED_DIV);
+SYSCLK(5, pll1_sysclk5, pll1_pllen, 4, SYSCLK_FIXED_DIV);
+
+int dm644x_pll1_init(struct device *dev, void __iomem *base)
+{
+       struct clk *clk;
+
+       davinci_pll_clk_register(dev, &dm644x_pll1_info, "ref_clk", base);
+
+       clk = davinci_pll_sysclk_register(dev, &pll1_sysclk1, base);
+       clk_register_clkdev(clk, "pll1_sysclk1", "dm644x-psc");
+
+       clk = davinci_pll_sysclk_register(dev, &pll1_sysclk2, base);
+       clk_register_clkdev(clk, "pll1_sysclk2", "dm644x-psc");
+
+       clk = davinci_pll_sysclk_register(dev, &pll1_sysclk3, base);
+       clk_register_clkdev(clk, "pll1_sysclk3", "dm644x-psc");
+
+       clk = davinci_pll_sysclk_register(dev, &pll1_sysclk5, base);
+       clk_register_clkdev(clk, "pll1_sysclk5", "dm644x-psc");
+
+       clk = davinci_pll_auxclk_register(dev, "pll1_auxclk", base);
+       clk_register_clkdev(clk, "pll1_auxclk", "dm644x-psc");
+
+       davinci_pll_sysclkbp_clk_register(dev, "pll1_sysclkbp", base);
+
+       return 0;
+}
+
+static const struct davinci_pll_clk_info dm644x_pll2_info = {
+       .name = "pll2",
+       .pllm_mask = GENMASK(4, 0),
+       .pllm_min = 1,
+       .pllm_max = 32,
+       .pllout_min_rate = 400000000,
+       .pllout_max_rate = 900000000,
+       .flags = PLL_HAS_POSTDIV | PLL_POSTDIV_FIXED_DIV,
+};
+
+SYSCLK(1, pll2_sysclk1, pll2_pllen, 4, 0);
+SYSCLK(2, pll2_sysclk2, pll2_pllen, 4, 0);
+
+int dm644x_pll2_init(struct device *dev, void __iomem *base)
+{
+       davinci_pll_clk_register(dev, &dm644x_pll2_info, "oscin", base);
+
+       davinci_pll_sysclk_register(dev, &pll2_sysclk1, base);
+
+       davinci_pll_sysclk_register(dev, &pll2_sysclk2, base);
+
+       davinci_pll_sysclkbp_clk_register(dev, "pll2_sysclkbp", base);
+
+       return 0;
+}
index 7e1f672..4f86f35 100644 (file)
@@ -784,6 +784,8 @@ static const struct platform_device_id davinci_pll_id_table[] = {
        { .name = "dm355-pll2",  .driver_data = (kernel_ulong_t)dm355_pll2_init  },
        { .name = "dm365-pll1",  .driver_data = (kernel_ulong_t)dm365_pll1_init  },
        { .name = "dm365-pll2",  .driver_data = (kernel_ulong_t)dm365_pll2_init  },
+       { .name = "dm644x-pll1", .driver_data = (kernel_ulong_t)dm644x_pll1_init },
+       { .name = "dm644x-pll2", .driver_data = (kernel_ulong_t)dm644x_pll2_init },
        { }
 };
 
index bf9fdc8..d8af4f5 100644 (file)
@@ -132,4 +132,7 @@ int dm355_pll2_init(struct device *dev, void __iomem *base);
 int dm365_pll1_init(struct device *dev, void __iomem *base);
 int dm365_pll2_init(struct device *dev, void __iomem *base);
 
+int dm644x_pll1_init(struct device *dev, void __iomem *base);
+int dm644x_pll2_init(struct device *dev, void __iomem *base);
+
 #endif /* __CLK_DAVINCI_PLL_H___ */