LF-1189-15 arm64: imx8qxp-mek: Add Seiko WVGA LCD panel(driven by DPU) support
authorLiu Ying <victor.liu@nxp.com>
Mon, 30 Mar 2020 02:37:34 +0000 (10:37 +0800)
committerDong Aisheng <aisheng.dong@nxp.com>
Mon, 14 Dec 2020 03:22:21 +0000 (11:22 +0800)
This patch adds Seiko WVGA LCD panel support on the i.MX8qxp mek platform.
The panel is driven by DPU in DC0 subsystem.

Reviewed-by: Robert Chiras <robert.chiras@nxp.com>
Tested-by: Robert Chiras <robert.chiras@nxp.com>
Signed-off-by: Liu Ying <victor.liu@nxp.com>
arch/arm64/boot/dts/freescale/Makefile
arch/arm64/boot/dts/freescale/imx8qxp-mek-dpu-lcdif.dts [new file with mode: 0644]

index 2a3b86f..8ab94e6 100644 (file)
@@ -82,6 +82,7 @@ dtb-$(CONFIG_ARCH_MXC) += imx8qxp-mek.dtb imx8qxp-mek-dsp.dtb imx8qxp-mek-ov5640
                          imx8qxp-mek-jdi-wuxga-lvds0-panel.dtb \
                          imx8qxp-mek-jdi-wuxga-lvds1-panel.dtb \
                          imx8qxp-mek-dsi-rm67191.dtb \
+                         imx8qxp-mek-dpu-lcdif.dtb \
                          imx8qxp-lpddr4-val-a0.dtb \
                          imx8qxp-lpddr4-val.dtb imx8qxp-lpddr4-val-mqs.dtb imx8qxp-ddr3l-val.dtb \
                          imx8qxp-lpddr4-val-lpspi.dtb imx8qxp-lpddr4-val-lpspi-slave.dtb \
diff --git a/arch/arm64/boot/dts/freescale/imx8qxp-mek-dpu-lcdif.dts b/arch/arm64/boot/dts/freescale/imx8qxp-mek-dpu-lcdif.dts
new file mode 100644 (file)
index 0000000..c8397bb
--- /dev/null
@@ -0,0 +1,77 @@
+// SPDX-License-Identifier: GPL-2.0+
+/*
+ * Copyright 2020 NXP
+ */
+
+#include "imx8qxp-mek-rpmsg.dts"
+
+/ {
+       panel {
+               compatible = "sii,43wvf1g";
+               backlight = <&lcdif_backlight>;
+               status = "okay";
+
+               port {
+                       lcd_panel_in: endpoint {
+                               remote-endpoint = <&lcd_display_out>;
+                       };
+               };
+       };
+
+       display@disp1 {
+               compatible = "fsl,imx-lcdif-mux-display";
+               #address-cells = <1>;
+               #size-cells = <0>;
+               pinctrl-names = "default";
+               pinctrl-0 = <&pinctrl_lcdif>;
+               clocks = <&clk IMX_SC_R_LCD_0 IMX_SC_PM_CLK_BYPASS>,
+                        <&clk IMX_SC_R_LCD_0 IMX_SC_PM_CLK_MISC0>;
+               clock-names = "bypass_div", "pixel";
+               assigned-clocks = <&clk IMX_SC_R_LCD_0 IMX_SC_PM_CLK_MISC0>;
+               assigned-clock-parents = <&clk IMX_SC_R_LCD_0 IMX_SC_PM_CLK_BYPASS>;
+               fsl,lcdif-mux-regs = <&lcdif_mux_regs>;
+               fsl,interface-pix-fmt = "rgb666";
+               power-domains = <&pd IMX_SC_R_LCD_0>;
+               status = "okay";
+
+               port@0 {
+                       reg = <0>;
+
+                       lcd_display_in: endpoint {
+                               remote-endpoint = <&dpu_disp1_lcdif>;
+                       };
+               };
+
+               port@1 {
+                       reg = <1>;
+
+                       lcd_display_out: endpoint {
+                               remote-endpoint = <&lcd_panel_in>;
+                       };
+               };
+       };
+};
+
+&dpu_disp1_lcdif {
+       remote-endpoint = <&lcd_display_in>;
+};
+
+&iomuxc {
+       pinctrl_hog: hoggrp {
+               fsl,pins = <
+                       IMX8QXP_COMP_CTL_GPIO_1V8_3V3_GPIORHB_PAD       0x40000000
+               >;
+       };
+};
+
+&sai1 {
+       status = "disabled";
+};
+
+&esai0 {
+       status = "disabled";
+};
+
+&lpuart1 {
+       status = "disabled";
+};