MLK-20718-3: arm64: dts: imx8dx: Use DSI PHY_REF clk
authorRobert Chiras <robert.chiras@nxp.com>
Fri, 1 Mar 2019 08:35:32 +0000 (10:35 +0200)
committerRobert Chiras <robert.chiras@nxp.com>
Thu, 18 Apr 2019 10:55:47 +0000 (13:55 +0300)
Until now, the DSI PHY_REF clock was by default ON in SCFW, which made
this clock unusable in kernel, therefore, this clock was set as
CLK_DUMMY in DSI device nodes.
Sinnce this clock was set to OFF in SCFW, now it can be used from
kernel, so add it to device nodes so that the driver can use it
properly.

Signed-off-by: Robert Chiras <robert.chiras@nxp.com>
Reviewed-by: Laurentiu Palcu <laurentiu.palcu@nxp.com>
arch/arm64/boot/dts/freescale/fsl-imx8dx.dtsi

index f42639c..3392f92 100644 (file)
                interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
                interrupt-parent = <&irqsteer_mipi_lvds0>;
                clocks =
-                       <&clk IMX8QXP_MIPI0_BYPASS_CLK>,
+                       <&clk IMX8QXP_MIPI0_DSI_PHY_CLK>,
                        <&clk IMX8QXP_MIPI0_DSI_TX_ESC_CLK>,
                        <&clk IMX8QXP_MIPI0_DSI_RX_ESC_CLK>;
                clock-names = "phy_ref", "tx_esc", "rx_esc";
                assigned-clocks =
+                       <&clk IMX8QXP_MIPI0_DSI_PHY_SEL>,
                        <&clk IMX8QXP_MIPI0_DSI_TX_ESC_SEL>,
                        <&clk IMX8QXP_MIPI0_DSI_RX_ESC_SEL>,
                        <&clk IMX8QXP_MIPI0_DSI_TX_ESC_CLK>,
                        <&clk IMX8QXP_MIPI0_DSI_RX_ESC_CLK>;
-               assigned-clock-rates = <0>, <0>, <18000000>, <72000000>;
+               assigned-clock-rates = <0>, <0>, <0>, <18000000>, <72000000>;
                assigned-clock-parents =
+                       <&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>,
                        <&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>,
                        <&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>;
                power-domains = <&pd_mipi_dsi0>;
                clocks =
                        <&clk IMX8QXP_MIPI0_PIXEL_CLK>,
                        <&clk IMX8QXP_MIPI0_BYPASS_CLK>,
-                       <&clk IMX8QXP_CLK_DUMMY>;
+                       <&clk IMX8QXP_MIPI0_DSI_PHY_CLK>;
                clock-names = "pixel", "bypass", "phy_ref";
                power-domains = <&pd_mipi_dsi0>;
                csr = <&mipi_dsi_csr1>;
                interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
                interrupt-parent = <&irqsteer_mipi_lvds1>;
                clocks =
-                       <&clk IMX8QXP_MIPI1_BYPASS_CLK>,
+                       <&clk IMX8QXP_MIPI1_DSI_PHY_CLK>,
                        <&clk IMX8QXP_MIPI1_DSI_TX_ESC_CLK>,
                        <&clk IMX8QXP_MIPI1_DSI_RX_ESC_CLK>;
                clock-names = "phy_ref", "tx_esc", "rx_esc";
                assigned-clocks =
+                       <&clk IMX8QXP_MIPI1_DSI_PHY_SEL>,
                        <&clk IMX8QXP_MIPI1_DSI_TX_ESC_SEL>,
                        <&clk IMX8QXP_MIPI1_DSI_RX_ESC_SEL>,
                        <&clk IMX8QXP_MIPI1_DSI_TX_ESC_CLK>,
                        <&clk IMX8QXP_MIPI1_DSI_RX_ESC_CLK>;
-               assigned-clock-rates = <0>, <0>, <18000000>, <72000000>;
+               assigned-clock-rates = <0>, <0>, <0>, <18000000>, <72000000>;
                assigned-clock-parents =
+                       <&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>,
                        <&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>,
                        <&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>;
                power-domains = <&pd_mipi_dsi1>;
                clocks =
                        <&clk IMX8QXP_MIPI1_PIXEL_CLK>,
                        <&clk IMX8QXP_MIPI1_BYPASS_CLK>,
-                       <&clk IMX8QXP_CLK_DUMMY>;
+                       <&clk IMX8QXP_MIPI1_DSI_PHY_CLK>;
                clock-names = "pixel", "bypass", "phy_ref";
                power-domains = <&pd_mipi_dsi1>;
                csr = <&mipi_dsi_csr2>;