interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
interrupt-parent = <&irqsteer_mipi_lvds0>;
clocks =
- <&clk IMX8QXP_MIPI0_BYPASS_CLK>,
+ <&clk IMX8QXP_MIPI0_DSI_PHY_CLK>,
<&clk IMX8QXP_MIPI0_DSI_TX_ESC_CLK>,
<&clk IMX8QXP_MIPI0_DSI_RX_ESC_CLK>;
clock-names = "phy_ref", "tx_esc", "rx_esc";
assigned-clocks =
+ <&clk IMX8QXP_MIPI0_DSI_PHY_SEL>,
<&clk IMX8QXP_MIPI0_DSI_TX_ESC_SEL>,
<&clk IMX8QXP_MIPI0_DSI_RX_ESC_SEL>,
<&clk IMX8QXP_MIPI0_DSI_TX_ESC_CLK>,
<&clk IMX8QXP_MIPI0_DSI_RX_ESC_CLK>;
- assigned-clock-rates = <0>, <0>, <18000000>, <72000000>;
+ assigned-clock-rates = <0>, <0>, <0>, <18000000>, <72000000>;
assigned-clock-parents =
+ <&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>,
<&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>,
<&clk IMX8QXP_MIPI0_DSI_PLL_DIV2_CLK>;
power-domains = <&pd_mipi_dsi0>;
clocks =
<&clk IMX8QXP_MIPI0_PIXEL_CLK>,
<&clk IMX8QXP_MIPI0_BYPASS_CLK>,
- <&clk IMX8QXP_CLK_DUMMY>;
+ <&clk IMX8QXP_MIPI0_DSI_PHY_CLK>;
clock-names = "pixel", "bypass", "phy_ref";
power-domains = <&pd_mipi_dsi0>;
csr = <&mipi_dsi_csr1>;
interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
interrupt-parent = <&irqsteer_mipi_lvds1>;
clocks =
- <&clk IMX8QXP_MIPI1_BYPASS_CLK>,
+ <&clk IMX8QXP_MIPI1_DSI_PHY_CLK>,
<&clk IMX8QXP_MIPI1_DSI_TX_ESC_CLK>,
<&clk IMX8QXP_MIPI1_DSI_RX_ESC_CLK>;
clock-names = "phy_ref", "tx_esc", "rx_esc";
assigned-clocks =
+ <&clk IMX8QXP_MIPI1_DSI_PHY_SEL>,
<&clk IMX8QXP_MIPI1_DSI_TX_ESC_SEL>,
<&clk IMX8QXP_MIPI1_DSI_RX_ESC_SEL>,
<&clk IMX8QXP_MIPI1_DSI_TX_ESC_CLK>,
<&clk IMX8QXP_MIPI1_DSI_RX_ESC_CLK>;
- assigned-clock-rates = <0>, <0>, <18000000>, <72000000>;
+ assigned-clock-rates = <0>, <0>, <0>, <18000000>, <72000000>;
assigned-clock-parents =
+ <&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>,
<&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>,
<&clk IMX8QXP_MIPI1_DSI_PLL_DIV2_CLK>;
power-domains = <&pd_mipi_dsi1>;
clocks =
<&clk IMX8QXP_MIPI1_PIXEL_CLK>,
<&clk IMX8QXP_MIPI1_BYPASS_CLK>,
- <&clk IMX8QXP_CLK_DUMMY>;
+ <&clk IMX8QXP_MIPI1_DSI_PHY_CLK>;
clock-names = "pixel", "bypass", "phy_ref";
power-domains = <&pd_mipi_dsi1>;
csr = <&mipi_dsi_csr2>;