arm: dts: Correct identation and GPIOs. imx_v2019.04_4.19.35_1.1.0-somdevices.y rel_imx_4.19.35_1.1.0-somdevices.0
authorJosep Orga <jorga@somdevices.com>
Tue, 28 Apr 2020 14:07:05 +0000 (16:07 +0200)
committerJosep Orga <jorga@somdevices.com>
Tue, 28 Apr 2020 14:07:05 +0000 (16:07 +0200)
Signed-off-by: Josep Orga <jorga@somdevices.com>
arch/arm/dts/imx6ull-somdevices.dts

index 6b790f7..a150362 100644 (file)
@@ -56,6 +56,7 @@
 };
 
 &cpu0 {
+       clock-frequency = <792000000>;
 };
 
 &clks {
 };
 
 &i2c2 {
-       clock_frequency = <100000>;
+       clock-frequency = <100000>;
        pinctrl-names = "default", "gpio";
        pinctrl-0 = <&pinctrl_i2c2>;
        pinctrl-1 = <&pinctrl_i2c2_gpio>;
 &iomuxc {
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_hog_1>;
-       imx6ul-evk {
-               pinctrl_hog_1: hoggrp-1 {
-                       fsl,pins = <
-                               MX6UL_PAD_UART1_RTS_B__GPIO1_IO19       0x17059 /* SD1 CD */
-                               MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT    0x17059 /* SD1 VSELECT */
-                               MX6UL_PAD_GPIO1_IO09__GPIO1_IO09        0x17059 /* SD1 RESET */
-                       >;
-               };
-
-               pinctrl_csi1: csi1grp {
-                       fsl,pins = <
-                               MX6UL_PAD_CSI_MCLK__CSI_MCLK            0x1b088
-                               MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK        0x1b088
-                               MX6UL_PAD_CSI_VSYNC__CSI_VSYNC          0x1b088
-                               MX6UL_PAD_CSI_HSYNC__CSI_HSYNC          0x1b088
-                               MX6UL_PAD_CSI_DATA00__CSI_DATA02        0x1b088
-                               MX6UL_PAD_CSI_DATA01__CSI_DATA03        0x1b088
-                               MX6UL_PAD_CSI_DATA02__CSI_DATA04        0x1b088
-                               MX6UL_PAD_CSI_DATA03__CSI_DATA05        0x1b088
-                               MX6UL_PAD_CSI_DATA04__CSI_DATA06        0x1b088
-                               MX6UL_PAD_CSI_DATA05__CSI_DATA07        0x1b088
-                               MX6UL_PAD_CSI_DATA06__CSI_DATA08        0x1b088
-                               MX6UL_PAD_CSI_DATA07__CSI_DATA09        0x1b088
-                       >;
-               };
+       pinctrl_hog_1: hoggrp-1 {
+               fsl,pins = <
+                       MX6UL_PAD_UART1_RTS_B__GPIO1_IO19       0x17059 //WIFI_IRQ
+
+                       /* SOMDEVICES GPIOs */
+                       MX6UL_PAD_NAND_DQS__GPIO4_IO16          0x1b0b0 //GPIO00
+                       MX6UL_PAD_NAND_CE0_B__GPIO4_IO13        0x1b0b0 //GPIO01
+                       MX6UL_PAD_GPIO1_IO02__GPIO1_IO02        0x1b0b0 //GPIO02
+                       MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25     0x1b0b0 //GPIO03
+                       MX6UL_PAD_NAND_CE1_B__GPIO4_IO14        0x1b0b0 //GPIO04
+                       //MX6UL_PAD_GPIO1_IO08__GPIO1_IO08      0x1b0b0 //GPIO05
+                       MX6UL_PAD_JTAG_MOD__GPIO1_IO10          0x1b0b0 //GPIO06
+                       MX6UL_PAD_UART1_CTS_B__GPIO1_IO18       0x1b0b0 //GPIO07
+                       MX6UL_PAD_GPIO1_IO09__GPIO1_IO09        0x1b0b0 //GPIO08
+                       MX6UL_PAD_NAND_CLE__GPIO4_IO15          0x1b0b0 //GPIO09
+                       MX6UL_PAD_NAND_WP_B__GPIO4_IO11         0x1b0b0 //GPIO10
+                       MX6UL_PAD_NAND_READY_B__GPIO4_IO12      0x1b0b0 //GPIO11
+                       /* WiFi 32K CLK */
+                       //MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT 0x1b0b0
+               >;
+       };
 
-               pinctrl_enet1: enet1grp {
-                       fsl,pins = <
-                               MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN      0x1b0b0
-                               MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER      0x1b0b0
-                               MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
-                               MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
-                               MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN      0x1b0b0
-                               MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
-                               MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
-                               MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1  0x4001b031
-                       >;
-               };
+       pinctrl_csi1: csi1grp {
+               fsl,pins = <
+                       MX6UL_PAD_CSI_MCLK__CSI_MCLK            0x1b088
+                       MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK        0x1b088
+                       MX6UL_PAD_CSI_VSYNC__CSI_VSYNC          0x1b088
+                       MX6UL_PAD_CSI_HSYNC__CSI_HSYNC          0x1b088
+                       MX6UL_PAD_CSI_DATA00__CSI_DATA02        0x1b088
+                       MX6UL_PAD_CSI_DATA01__CSI_DATA03        0x1b088
+                       MX6UL_PAD_CSI_DATA02__CSI_DATA04        0x1b088
+                       MX6UL_PAD_CSI_DATA03__CSI_DATA05        0x1b088
+                       MX6UL_PAD_CSI_DATA04__CSI_DATA06        0x1b088
+                       MX6UL_PAD_CSI_DATA05__CSI_DATA07        0x1b088
+                       MX6UL_PAD_CSI_DATA06__CSI_DATA08        0x1b088
+                       MX6UL_PAD_CSI_DATA07__CSI_DATA09        0x1b088
+               >;
+       };
 
-               pinctrl_enet2: enet2grp {
-                       fsl,pins = <
-                               MX6UL_PAD_GPIO1_IO07__ENET2_MDC         0x1b0b0
-                               MX6UL_PAD_GPIO1_IO06__ENET2_MDIO        0x1b0b0
-                               MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN      0x1b0b0
-                               MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER      0x1b0b0
-                               MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
-                               MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
-                               MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN      0x1b0b0
-                               MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
-                               MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
-                               MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2  0x4001b031
-                       >;
-               };
+       pinctrl_enet1: enet1grp {
+               fsl,pins = <
+                       MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN      0x1b0b0
+                       MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER      0x1b0b0
+                       MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
+                       MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
+                       MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN      0x1b0b0
+                       MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
+                       MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
+                       MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1  0x4001b031
+               >;
+       };
 
-               pinctrl_enet1_mdio: mdioenet1grp {
+       pinctrl_enet2: enet2grp {
                fsl,pins = <
-                       MX6UL_PAD_GPIO1_IO07__ENET1_MDC         0x1b0b0
-                       MX6UL_PAD_GPIO1_IO06__ENET1_MDIO        0x1b0b0
+                       MX6UL_PAD_GPIO1_IO07__ENET2_MDC         0x1b0b0
+                       MX6UL_PAD_GPIO1_IO06__ENET2_MDIO        0x1b0b0
+                       MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN      0x1b0b0
+                       MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER      0x1b0b0
+                       MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
+                       MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
+                       MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN      0x1b0b0
+                       MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
+                       MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
+                       MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2  0x4001b031
                >;
-        };
+       };
 
-               pinctrl_flexcan1: flexcan1grp{
-                       fsl,pins = <
-                               MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX      0x1b020
-                               MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX      0x1b020
-                       >;
-               };
+       pinctrl_enet1_mdio: mdioenet1grp {
+       fsl,pins = <
+               MX6UL_PAD_GPIO1_IO07__ENET1_MDC         0x1b0b0
+               MX6UL_PAD_GPIO1_IO06__ENET1_MDIO        0x1b0b0
+       >;
+       };
 
-               pinctrl_i2c2: i2c2grp {
-                       fsl,pins = <
-                               MX6UL_PAD_GPIO1_IO00__I2C2_SCL 0x4001b8b0
-                               MX6UL_PAD_GPIO1_IO01__I2C2_SDA 0x4001b8b0
-                       >;
-               };
+       pinctrl_flexcan1: flexcan1grp{
+               fsl,pins = <
+                       MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX      0x1b020
+                       MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX      0x1b020
+               >;
+       };
 
-               pinctrl_i2c2_gpio: i2c2grp_gpio {
-                       fsl,pins = <
-                               MX6UL_PAD_GPIO1_IO00__GPIO1_IO00 0x1b8b0
-                               MX6UL_PAD_GPIO1_IO01__GPIO1_IO01 0x1b8b0
-                       >;
-               };
+       pinctrl_i2c2: i2c2grp {
+               fsl,pins = <
+                       MX6UL_PAD_GPIO1_IO00__I2C2_SCL 0x4001b8b0
+                       MX6UL_PAD_GPIO1_IO01__I2C2_SDA 0x4001b8b0
+               >;
+       };
 
-               pinctrl_lcdif_dat: lcdifdatgrp {
-                       fsl,pins = <
-                               MX6UL_PAD_LCD_DATA00__LCDIF_DATA00  0x79
-                               MX6UL_PAD_LCD_DATA01__LCDIF_DATA01  0x79
-                               MX6UL_PAD_LCD_DATA02__LCDIF_DATA02  0x79
-                               MX6UL_PAD_LCD_DATA03__LCDIF_DATA03  0x79
-                               MX6UL_PAD_LCD_DATA04__LCDIF_DATA04  0x79
-                               MX6UL_PAD_LCD_DATA05__LCDIF_DATA05  0x79
-                               MX6UL_PAD_LCD_DATA06__LCDIF_DATA06  0x79
-                               MX6UL_PAD_LCD_DATA07__LCDIF_DATA07  0x79
-                               MX6UL_PAD_LCD_DATA08__LCDIF_DATA08  0x79
-                               MX6UL_PAD_LCD_DATA09__LCDIF_DATA09  0x79
-                               MX6UL_PAD_LCD_DATA10__LCDIF_DATA10  0x79
-                               MX6UL_PAD_LCD_DATA11__LCDIF_DATA11  0x79
-                               MX6UL_PAD_LCD_DATA12__LCDIF_DATA12  0x79
-                               MX6UL_PAD_LCD_DATA13__LCDIF_DATA13  0x79
-                               MX6UL_PAD_LCD_DATA14__LCDIF_DATA14  0x79
-                               MX6UL_PAD_LCD_DATA15__LCDIF_DATA15  0x79
-                               MX6UL_PAD_LCD_DATA16__LCDIF_DATA16  0x79
-                               MX6UL_PAD_LCD_DATA17__LCDIF_DATA17  0x79
-                               MX6UL_PAD_LCD_DATA18__LCDIF_DATA18  0x79
-                               MX6UL_PAD_LCD_DATA19__LCDIF_DATA19  0x79
-                               MX6UL_PAD_LCD_DATA20__LCDIF_DATA20  0x79
-                               MX6UL_PAD_LCD_DATA21__LCDIF_DATA21  0x79
-                               MX6UL_PAD_LCD_DATA22__LCDIF_DATA22  0x79
-                               MX6UL_PAD_LCD_DATA23__LCDIF_DATA23  0x79
-                       >;
-               };
+       pinctrl_i2c2_gpio: i2c2grp_gpio {
+               fsl,pins = <
+                       MX6UL_PAD_GPIO1_IO00__GPIO1_IO00 0x1b8b0
+                       MX6UL_PAD_GPIO1_IO01__GPIO1_IO01 0x1b8b0
+               >;
+       };
 
-               pinctrl_lcdif_ctrl: lcdifctrlgrp {
-                       fsl,pins = <
-                               MX6UL_PAD_LCD_CLK__LCDIF_CLK        0x79
-                               MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x79
-                               MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x79
-                               MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x79
-                       >;
-               };
+       pinctrl_lcdif_dat: lcdifdatgrp {
+               fsl,pins = <
+                       MX6UL_PAD_LCD_DATA00__LCDIF_DATA00  0x79
+                       MX6UL_PAD_LCD_DATA01__LCDIF_DATA01  0x79
+                       MX6UL_PAD_LCD_DATA02__LCDIF_DATA02  0x79
+                       MX6UL_PAD_LCD_DATA03__LCDIF_DATA03  0x79
+                       MX6UL_PAD_LCD_DATA04__LCDIF_DATA04  0x79
+                       MX6UL_PAD_LCD_DATA05__LCDIF_DATA05  0x79
+                       MX6UL_PAD_LCD_DATA06__LCDIF_DATA06  0x79
+                       MX6UL_PAD_LCD_DATA07__LCDIF_DATA07  0x79
+                       MX6UL_PAD_LCD_DATA08__LCDIF_DATA08  0x79
+                       MX6UL_PAD_LCD_DATA09__LCDIF_DATA09  0x79
+                       MX6UL_PAD_LCD_DATA10__LCDIF_DATA10  0x79
+                       MX6UL_PAD_LCD_DATA11__LCDIF_DATA11  0x79
+                       MX6UL_PAD_LCD_DATA12__LCDIF_DATA12  0x79
+                       MX6UL_PAD_LCD_DATA13__LCDIF_DATA13  0x79
+                       MX6UL_PAD_LCD_DATA14__LCDIF_DATA14  0x79
+                       MX6UL_PAD_LCD_DATA15__LCDIF_DATA15  0x79
+                       MX6UL_PAD_LCD_DATA16__LCDIF_DATA16  0x79
+                       MX6UL_PAD_LCD_DATA17__LCDIF_DATA17  0x79
+                       MX6UL_PAD_LCD_DATA18__LCDIF_DATA18  0x79
+                       MX6UL_PAD_LCD_DATA19__LCDIF_DATA19  0x79
+                       MX6UL_PAD_LCD_DATA20__LCDIF_DATA20  0x79
+                       MX6UL_PAD_LCD_DATA21__LCDIF_DATA21  0x79
+                       MX6UL_PAD_LCD_DATA22__LCDIF_DATA22  0x79
+                       MX6UL_PAD_LCD_DATA23__LCDIF_DATA23  0x79
+               >;
+       };
 
-               pinctrl_pwm1: pwm1grp {
-                       fsl,pins = <
-                               MX6UL_PAD_GPIO1_IO08__PWM1_OUT   0x110b0
-                       >;
-               };
+       pinctrl_lcdif_ctrl: lcdifctrlgrp {
+               fsl,pins = <
+                       MX6UL_PAD_LCD_CLK__LCDIF_CLK        0x79
+                       MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x79
+                       MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x79
+                       MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x79
+               >;
+       };
 
-               pinctrl_sai2: sai2grp {
-                       fsl,pins = <
-                               MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK        0x17088
-                               MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC        0x17088
-                               MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA     0x11088
-                               MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA        0x11088
-                               MX6UL_PAD_JTAG_TMS__SAI2_MCLK           0x17088
-                       >;
-               };
+       pinctrl_pwm1: pwm1grp {
+               fsl,pins = <
+                       MX6UL_PAD_GPIO1_IO08__PWM1_OUT   0x110b0
+               >;
+       };
 
-               pinctrl_uart1: uart1grp {
-                       fsl,pins = <
-                               MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
-                               MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
-                       >;
-               };
+       pinctrl_sai2: sai2grp {
+               fsl,pins = <
+                       MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK        0x17088
+                       MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC        0x17088
+                       MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA     0x11088
+                       MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA        0x11088
+                       MX6UL_PAD_JTAG_TMS__SAI2_MCLK           0x17088
+               >;
+       };
 
-               pinctrl_uart2: uart2grp {
-                       fsl,pins = <
-                               MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX   0x1b0b1
-                               MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX   0x1b0b1
-                               MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS    0x1b0b1
-                               MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS    0x1b0b1
-                       >;
-               };
+       pinctrl_uart1: uart1grp {
+               fsl,pins = <
+                       MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
+                       MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
+               >;
+       };
 
-               pinctrl_uart2dte: uart2dtegrp {
-                       fsl,pins = <
-                               MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX   0x1b0b1
-                               MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX   0x1b0b1
-                               MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS    0x1b0b1
-                               MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS    0x1b0b1
-                       >;
-               };
+       pinctrl_uart2: uart2grp {
+               fsl,pins = <
+                       MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX   0x1b0b1
+                       MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX   0x1b0b1
+                       MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS    0x1b0b1
+                       MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS    0x1b0b1
+               >;
+       };
 
-               pinctrl_usb_otg1_id: usbotg1idgrp {
-                       fsl,pins = <
-                               MX6UL_PAD_UART3_TX_DATA__ANATOP_OTG1_ID    0x17059
-                       >;
-               };
+       pinctrl_uart2dte: uart2dtegrp {
+               fsl,pins = <
+                       MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX   0x1b0b1
+                       MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX   0x1b0b1
+                       MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS    0x1b0b1
+                       MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS    0x1b0b1
+               >;
+       };
 
-               pinctrl_usdhc1: usdhc1grp {
-                       fsl,pins = <
-                               MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x17059
-                               MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x10071
-                               MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
-                               MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
-                               MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
-                               MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
-                       >;
-               };
+       pinctrl_usb_otg1_id: usbotg1idgrp {
+               fsl,pins = <
+                       MX6UL_PAD_UART3_TX_DATA__ANATOP_OTG1_ID    0x17059
+               >;
+       };
 
-               pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
-                       fsl,pins = <
-                               MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170b9
-                               MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100b9
-                               MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
-                               MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
-                               MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
-                               MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
-                       >;
-               };
+       pinctrl_usdhc1: usdhc1grp {
+               fsl,pins = <
+                       MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x17059
+                       MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x10071
+                       MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
+                       MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
+                       MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
+                       MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
+               >;
+       };
 
-               pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
-                       fsl,pins = <
-                               MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170f9
-                               MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100f9
-                               MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
-                               MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
-                               MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
-                               MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
-                       >;
-               };
+       pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
+               fsl,pins = <
+                       MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170b9
+                       MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100b9
+                       MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
+                       MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
+                       MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
+                       MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
+               >;
+       };
 
-               pinctrl_usdhc2: usdhc2grp {
-                       fsl,pins = <
-                               MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x10069
-                               MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x17059
-                               MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
-                               MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
-                               MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
-                               MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
-                       >;
-               };
+       pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
+               fsl,pins = <
+                       MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170f9
+                       MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100f9
+                       MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
+                       MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
+                       MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
+                       MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
+               >;
+       };
 
-               pinctrl_usdhc2_8bit: usdhc2grp_8bit {
-                       fsl,pins = <
-                               MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x10069
-                               MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x17059
-                               MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
-                               MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
-                               MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
-                               MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
-                               MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17059
-                               MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17059
-                               MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17059
-                               MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17059
-                       >;
-               };
+       pinctrl_usdhc2: usdhc2grp {
+               fsl,pins = <
+                       MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x10069
+                       MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x17059
+                       MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
+                       MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
+                       MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
+                       MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
+               >;
+       };
 
-               pinctrl_usdhc2_8bit_100mhz: usdhc2grp_8bit_100mhz {
-                       fsl,pins = <
-                               MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x100b9
-                               MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x170b9
-                               MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170b9
-                               MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170b9
-                               MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170b9
-                               MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170b9
-                               MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170b9
-                               MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170b9
-                               MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170b9
-                               MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170b9
-                       >;
-               };
+       pinctrl_usdhc2_8bit: usdhc2grp_8bit {
+               fsl,pins = <
+                       MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x10069
+                       MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x17059
+                       MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
+                       MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
+                       MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
+                       MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
+                       MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17059
+                       MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17059
+                       MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17059
+                       MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17059
+               >;
+       };
 
-               pinctrl_usdhc2_8bit_200mhz: usdhc2grp_8bit_200mhz {
-                       fsl,pins = <
-                               MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x100f9
-                               MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x170f9
-                               MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170f9
-                               MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170f9
-                               MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170f9
-                               MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170f9
-                               MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170f9
-                               MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170f9
-                               MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170f9
-                               MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170f9
-                       >;
-               };
+       pinctrl_usdhc2_8bit_100mhz: usdhc2grp_8bit_100mhz {
+               fsl,pins = <
+                       MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x100b9
+                       MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x170b9
+                       MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170b9
+                       MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170b9
+                       MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170b9
+                       MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170b9
+                       MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170b9
+                       MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170b9
+                       MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170b9
+                       MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170b9
+               >;
+       };
 
-               pinctrl_wdog: wdoggrp {
-                       fsl,pins = <
-                               MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY    0x30b0
-                       >;
-               };
+       pinctrl_usdhc2_8bit_200mhz: usdhc2grp_8bit_200mhz {
+               fsl,pins = <
+                       MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x100f9
+                       MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x170f9
+                       MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170f9
+                       MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170f9
+                       MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170f9
+                       MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170f9
+                       MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170f9
+                       MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170f9
+                       MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170f9
+                       MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170f9
+               >;
+       };
+
+       pinctrl_wdog: wdoggrp {
+               fsl,pins = <
+                       MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY    0x30b0
+               >;
        };
 };
 
        pinctrl-names = "default_snvs";
        pinctrl-0 = <&pinctrl_hog_2>;
        imx6ul-evk {
-       pinctrl_hog_2: hoggrp-2 {
+               pinctrl_hog_2: hoggrp-2 {
                        fsl,pins = <
-                               MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00      0x80000000
-                               MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10       0x1b0b0 //FEC1
-                               MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11       0x1b0b0 //FEC2
+                               MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00             0x1b0b0 //NAND_nCE2
+                               MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01             0x1b0b0 //NAND_nCE3
+                               MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02             0x1b0b0 //SDIO_WP
+                               MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03             0x1b0b0 //USB1_EN
+                               MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04             0x1b0b0 //USB2_EN
+                               MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05             0x1b0b0 //SDIO_PWR_EN
+                               MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10               0x1b0b0 //FEC1
+                               MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11               0x1b0b0 //FEC2
                        >;
                };
        };