clk: mmp2: Fix the display clock divider base
authorLubomir Rintel <lkundrak@v3.sk>
Fri, 25 Sep 2020 23:39:14 +0000 (01:39 +0200)
committerStephen Boyd <sboyd@kernel.org>
Wed, 14 Oct 2020 02:53:36 +0000 (19:53 -0700)
commit07c565b42a04f38c49c3b09f89917cdf282c4743
tree140c474d58b213c652cb9d3f0d564d2bbc1c1bd4
parent9123e3a74ec7b934a4a099e98af6a61c2f80bbf5
clk: mmp2: Fix the display clock divider base

The LCD clock dividers are apparently based on one. No datasheet,
determined empirically, but seems to be confirmed by line 19 of lcd.fth in
OLPC laptop's Open Firmware [1]:

   h# 00000700 value pmua-disp-clk-sel  \ PLL1 / 7 -> 113.86 MHz

[1] https://raw.githubusercontent.com/quozl/openfirmware/65a08a73b2cac/cpu/arm/olpc/lcd.fth

Signed-off-by: Lubomir Rintel <lkundrak@v3.sk>
Link: https://lore.kernel.org/r/20200925233914.227786-1-lkundrak@v3.sk
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/mmp/clk-of-mmp2.c